

IC Card Interface ICs

# IC Card Interface ICs with Built-in Low Noise LDO Regulator



No.09056EDT01

#### Overview

This is an interface IC for a 5V smart card.

It works as a bidirectional signal buffer between a smart card and a controller. Also, it supplies 5V power to a smart card. With an electrostatic breakdown voltage of more than HBM; ±6000V, it protects the card contact pins.

#### Features

- 1) 1 half duplex bidirectional buffers
- 2) Protection against short-circuit for all the card contact pins
- 3) 5V power source for the card (VCC)
- 4) Over-current protection for card power source
- 5) Built-in thermal shutdown circuit
- 6) Built-in supply voltage detector
- 7) Automatic activation/deactivation sequence function for card contact pin Activation sequence: driven by a signal from controller (CMDVCCB↓) Deactivation sequence: driven by a signal from controller (CMDVCCB↑) and fault detection (card removal, short circuit of card power, IC overheat detection, VDD or VDDP drop)
- 8) Card contact pin ESD voltage ≥ ±6000V
- 9) Recommend frequency of crystal oscillator: 8MHz (BD8918F/FV), 16MHz (BD8919F/FV)
- 10) Programmable for card clock division of output signal: 1/1 and 1/2(BD8918F/FV), 1/2 and 1/4(BD8919F/FV).
- 11) RST output control by RSTIN input signal (positive output)
- 12) One multiplexed card status output by OFFB signal

# Applications

Interface for CLASS A smart cards Interface for B-CAS cards

# ●Line up matrix

| Part No  | Card clock<br>Ratio of dividing frequency | Package  |
|----------|-------------------------------------------|----------|
| BD8918F  | 1/1f, 1/2f                                | SOP16    |
| BD8918FV | 1/11, 1/21                                | SSOP-B16 |
| BD8919F  | 1/2f, 1/4f                                | SOP16    |
| BD8919FV | 1/21, 1/41                                | SSOP-B16 |

# ● Absolute maximum ratings (Ta=25°C)

| Parameter                | Symbol                             | Ratings                                    | Unit | Notes                                                                 |
|--------------------------|------------------------------------|--------------------------------------------|------|-----------------------------------------------------------------------|
| VDD Input Voltage        | $V_{DD}$                           | -0.3 ~ 6.5                                 | ٧    |                                                                       |
| VDDP Input Voltage       | $V_{DDP}$                          | -0.3 ~ 6.5                                 | ٧    |                                                                       |
| I/O Pin Voltage          | $V_{\text{MIN}}$ $V_{\text{MOUT}}$ | -0.3 ~ +6.5                                | ٧    | Pin: XTAL1, XTAL2, CLKSEL, RSTIN, IO_U<br>CMDVCCB, OFFB               |
| Card Contact Pin Voltage | $V_{CD}$                           | -0.3 ~ +6.5                                | V    | Pin: PRES, CLK, RST, IO_C                                             |
| Junction Temperature     | T <sub>jmax</sub>                  | +150                                       | °C   |                                                                       |
| Storage Temperature      | T <sub>stg</sub>                   | -55 ~ +150                                 | °C   |                                                                       |
| Power Dissipation        | P <sub>tot</sub>                   | 0.375 <sup>*1</sup><br>0.500 <sup>*2</sup> | W    | T = -20 ~ +85°C<br>(Refer to the following package power dissipation) |

<sup>\*1</sup> BD8918F/BD8919F, \*2 BD8918FV/BD8919FV

# ● Operating Conditions (Ta=25°C)

| Darameter             | Symb             |      | Ratings |     | Unit | Notes       |
|-----------------------|------------------|------|---------|-----|------|-------------|
| Parameter             | ol               | MIN  | TYP     | MAX |      |             |
| VDD Input Voltage     | V <sub>DD</sub>  | 2.7  | -       | 5.5 | V    |             |
| VDDP Input Voltage    | $V_{\text{DDP}}$ | 4.75 | -       | 5.5 | V    | VCC ≥ 4.55V |
| Operating Temperature | T <sub>opr</sub> | -40  | -       | +85 | °C   |             |

# ● Package Power Dissipation

The power dissipation of a simple package in case of a boadless will be as follows. Use of this device beyond the following the power dissipation may cause permanent damage.

BD8918F/BD8919F BD8918FV/BD8919FV

Pd=375mW; however, reduce 3mW per 1°C when used at Ta ≥ 25°C. Pd=500mW; however, reduce 4mW per 1°C when used at Ta ≥ 25°C.





Fig. 1.1 BD8918F/BD8919F Power Dissipation

# Package power



Fig. 1.2 BD8918FV/BD8919FV Power Dissipation

<sup>•</sup> This product is not designed to be radiation tolerant.

<sup>•</sup> Absolute maximum ratings are not meant for guarantee of operation.

# Block Diagram



Fig. 2

BD8918F/FV F=8MHz BD8919F/FV F=16MHz

# ●Pin Description

| III Descii | Puon     |     |                 |                                                                                                                                                                                                                                                                                                                                                                          |                                                    |  |  |
|------------|----------|-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|--|
| Pin No.    | Pin Name | I/O | Signal<br>Level | Pin Function                                                                                                                                                                                                                                                                                                                                                             |                                                    |  |  |
| 1          | XTAL1    | I   | VDD             | Crystal connection or input for external clock                                                                                                                                                                                                                                                                                                                           |                                                    |  |  |
| 2          | XTAL2    | Ο   | VDD             | Crystal connection (leave open pin when external clock source is used)                                                                                                                                                                                                                                                                                                   |                                                    |  |  |
| 3          | VDD      | S   | VDD             | 3.3 V power source pin for host interface. Connect 0.1µF capacitor between the VDD and GND pins.                                                                                                                                                                                                                                                                         |                                                    |  |  |
| 4          | OLKOFI   |     | VDD             | Input for clock frequency division setting.                                                                                                                                                                                                                                                                                                                              | BD8918F/FV H: 1/1 division; L: 1/2 division.       |  |  |
| 4          | CLKSEL   | I   | VDD             | Pulled down to GND with a $50k\Omega$ resistor.                                                                                                                                                                                                                                                                                                                          | BD8919F/FV H: 1/2 division; L: 1/4 division.       |  |  |
| 5          | RSTIN    | Ι   | VDD             | Card reset signal input. Pulled dow                                                                                                                                                                                                                                                                                                                                      | $_{\prime}$ n to GND with a 50k $\Omega$ resistor. |  |  |
| 6          | IO_U     | I/O | VDD             | Host data I/O line; Pulled up to VDD with an 11kΩ resistor                                                                                                                                                                                                                                                                                                               |                                                    |  |  |
| 7          | CGND     | S   | GND             | GND                                                                                                                                                                                                                                                                                                                                                                      |                                                    |  |  |
| 8          | IO_C     | I/O | VCC             | I/O data line on the card side. Pulled up to VCC with an 11kΩresistor.                                                                                                                                                                                                                                                                                                   |                                                    |  |  |
| 9          | RST      | 0   | VCC             | Card reset output                                                                                                                                                                                                                                                                                                                                                        |                                                    |  |  |
| 10         | CLK      | 0   | VCC             | Card clock output                                                                                                                                                                                                                                                                                                                                                        | Card clock output                                  |  |  |
| 11         | VCC      | 0   | VCC             | Card supply voltage. Connect 1µF capacitor between VCC and the CGND pins.                                                                                                                                                                                                                                                                                                |                                                    |  |  |
| 12         | VDDP     | S   | VDDP            | $5V$ power source pin for card power feed. Connect $10\mu\text{F}$ capacitor between the VDDP and CGND pins.                                                                                                                                                                                                                                                             |                                                    |  |  |
| 13         | PRES     | I   | VDD             | Card presence contact input ("H" active). Pulled up to VDD with a $50k\Omega$ resistor. Connected to a switch where GND level is inputted when no card is inserted and OPEN is inputted when a card is inserted. When "H" level is detected, a card is assumed to be inserted and waits for the CMDVCCB input for the confirmation, after the debounce time of typ. 8ms. |                                                    |  |  |
| 14         | OFFB     | 0   | VDD             | Alarm output pin ("L" active). NMOS open drain output. Pulled up to VDD with a $20k\Omega$ resistor.                                                                                                                                                                                                                                                                     |                                                    |  |  |
| 15         | CMDVCCB  | I   | VDD             | Activation sequence command input; The activation sequence starts by signal input ( $H \rightarrow L$ ) from the host                                                                                                                                                                                                                                                    |                                                    |  |  |
| 16         | GND      | 8   | GND             | GND                                                                                                                                                                                                                                                                                                                                                                      |                                                    |  |  |

<sup>\*</sup>Capacitors to be connected to VDD, VDDP and VCC should be placed immediately next to the pins (ESR<100m $\Omega$ ).

# ●Pin Function Diagram

| Pin<br>No. | Pin<br>Name | Pin function Diagram                     |  | Pin<br>No. | Pin<br>Name | Pin function Diagram |
|------------|-------------|------------------------------------------|--|------------|-------------|----------------------|
| 1          | XTAL1       | VDD VDD VDD 1888 1888 1888 1888 1888 188 |  | 8          | 10_C        | VDDP VREG VREG       |
| 2          | XTAL2       | 2                                        |  |            | 1           |                      |
| 3          | VDD         | 3                                        |  | Ø          | RST         | VREG VDDP 9          |
| 4          | CLKSEL      | VDD<br>VDD                               |  | 10         | CLK         | VREG VDDP            |
| 5          | RSTIN       |                                          |  |            |             |                      |
| 6          | IO_U        | Σ 11ΚΩ                                   |  | 11         | vcc         | VDDP VDDP VDDP 111   |
| 7          | CGND        |                                          |  |            |             |                      |

| Pin No. | Pin Name | Pin function Diagram |
|---------|----------|----------------------|
| 12      | VDDP     | 12                   |
| 13      | PRES     | VDD VDD  SKN 13      |

| Pin No. | Pin Name | Pin function Diagram |
|---------|----------|----------------------|
| 14      | OFFB     | VDD<br>20KΩ          |
| 15      | CMDVCCB  | VDD VDD  SOK 2       |
| 16      | GND      |                      |

# Package

Package Name: SOP16 Note: X is 8 or 9.



Fig. 3.1 SOP16 Package Dimension

Package Name: SSOP-B16



Fig. 3.2 SSOP-B16 Package Dimension

#### Function

#### 1) Power supply

Power supply pins are VDD and VDDP. Set VDD at the same voltage as the signal from the system controller side. VDDP and CGND are for the 5V power source and GND, respectively, on the card side.

#### 2) Input voltage detector

The IC remains in wait mode until the power on reset is released 16ms after the VDD supply voltage is increased over Vthd and the VDDP supply voltage is increased over Vthp, making the CMDVCCB signal turn from H to L.

Vthd=1.7V(typ) Vthp=2.25V(typ)

#### 3) Operation sequence

#### 3-1) Wait mode

The IC remains in wait mode until the power on reset is released after the VDD supply voltage is increased over Vthd and the VDDP supply voltage is increased over Vthp, making the CMDVCCB signal turn from H to L.

In this mode, the VDD and VDDP supply voltage detector (VDET), thermal shutdown circuit (TSD), reference circuit (VREF) and crystal oscillation circuit (XT OSC) are activated.

IO U is pulled up to VDD with an  $11k\Omega$  resistor and all the card contact pins are at Lo level.

#### 3-2) Card presence

Card presence is detected by PRES pin. When the PRES pin is active, a card is assumed to be present.

| Table 1 |               |
|---------|---------------|
| PRES    | "High" active |

When a card is present in wait mode, the card insertion identification pin, PRES ("H" active) becomes active and OFFB becomes "H" after approx. 8ms (debounce time).

If a card is present before the VDD and VDDP power sources are applied and the internal reset is released, it is internally reset and OFFB becomes "H" after the debounce time.

The PRES pin is pulled up to VDD with a  $50k\Omega$  resistor.

Descriptions of transition times (example. Debounce time: 8msec) for the operation sequences are adapted in the conditions of the following input frequency.

8MHz (BD8918F/ FV), 16MHz (BD8919F/ FV)

#### 3-3) Activation sequence

When OFFB is in the "High" state and the CMDVCCB signal from the controller turns from H to L, the activation sequence starts to activate each functional block in the following order:

The RST outputs signals based on the RSTIN input, being reset approximately 472∞sec after the CMDVCCB signal turns from H to L. The RSTIN input becomes effective approximately 48∞s after I/O TRANS turns ON. If RSTIN becomes Lo after RSTIN becomes effective and the RST output is released, the CLK signal is output. If RSTIN is High when the RST output is released, the CLK signal is output as soon as the RST output is released. (Refer to Fig. 4-1, 4-2 and 4-3)



# [Activation sequence under different RSTIN input timings]





Fig. 4-1 Activation sequence 1

Fig. 4-2 Activation sequence 2



```
t1: LDO startup time = typ. 24\mu s = typ. 424\mu s = typ. 424\mu s = tighthalf tight
```

Fig. 4-3 Activation sequence 3 (RSTIN input sequence not specified by ISO7816)

#### 3-4) Deactivation sequence

When the CMDVCCB input turns from L to H or the alarm signal (described later) is detected, the following deactivation sequence is initiated in the following order, transitioning to the wait mode.





t11: CLK OFF time = typ. 10µs t12: I/O OFF time = typ. 20µs t13: Starting time of VCC fall = typ. 30µs tde: Operational sequence completion time =Max. 200µs

Fig. 5 Deactivation sequence

#### 4) LDO

LDO supplies power to the IC card through VCC pin.

This regulator has a built-in over-current limiter circuit. It generates an internal alarm with a load current of approximately 140mA or more and enters into the deactivation sequence. Also, the output voltage is regarded as abnormal if it drops to less than 1.6V and the output current is shut off; an internal alarm signal is generated and the deactivation sequence is initiated.

Connect a capacitor of 1 $\mu$ F or 2.2 $\mu$ F between VCC and CGND as close as possible to the VCC pin, in order to reduce the output voltage variation as much as possible. Also, ensure that ESR is kept at less than 100m $\Omega$ .

LDO output is also a power source for CLK, RST and IO\_C output. Therefore, the CLK, RST and IO\_C output level is the same as the VCC output level.

#### 5) I/O data transitions

The data line, IO\_C - IO\_U, transmits/receives two-way data.

The IO\_U pin for the controller side is pulled up with an  $11k\Omega$  resistor to High (VDD voltage) and card contact pins IO\_C is set to Lo until I/O TRANS becomes ON by the activation sequence.

When I/O TRANS becomes On, IC becomes idle mode and the I/O pin is pulled up with an  $11k\Omega$  resistor to keep the IO\_U pin to VDD voltage (High) and the IO\_C pin to VCC voltage (High).

The pin which turns to L from H first becomes the master and the other output side becomes the slave between the pins on the controller side and card contact pins. Then the data are transferred from the master side to the slave side. When the both signal levels become High, they become idle mode.

When the signal transits from L to H and it passes over a threshold, an active pull-up (100 ns or less) works to drive the data High at high speed. After the active pull-up is completed, the pin is pulled up with an  $11k\Omega$  resistor. After the active pull-up is completed, the pin is pulled up with an  $11k\Omega$  resistor. This function enables signal transmission up to 1MHz. Also, an over-current limiter of 30mA in the card contact pin, IO C.

#### 6) Card clock supply

Card clock is supplied from the CLK pin dividing the input frequency of XTAL1 pin with the CLKSEL pin setting. The clock division switching time is within the 8 clocks of the XTAL1 signal.

The input signal to the XTAL1 pin is made by a crystal oscillator (BD8918F/FV:8Hz, BD8919F/FV:16MHz) between the XTAL1 pin and XTAL2 pin or external pulse signal.

When a crystal oscillator is used, the voltage between XTAL1 and XTAL2 may decrease to become close to "-1V", which is not a problem.

When an external pulse signal is applied to the XTAL1 pin (except for signal input by crystal oscillation), the duty of the XTAL1 pin should be 48% - 52% and the transition time of the XTAL1 pin should be within 5% of the signal cycle to ensure the duty factor of 45% - 55% at the CLK pin.

Table 2 Clock frequency selection (f<sub>XTAL</sub>: Frequency at XTAL1)

|            | CLKSEL | $f_{\scriptscriptstyle clk}$ |
|------------|--------|------------------------------|
| BD8918F/FV | 1      | $f_{_{XTAL}}$                |
|            | 0      | $\frac{f_{XTAL}}{2}$         |

|            | CLKSEL | $f_{clk}$            |
|------------|--------|----------------------|
| BD8919F/FV | 1      | $\frac{f_{XTAL}}{2}$ |
|            | 0      | $\frac{f_{XTAL}}{4}$ |

#### 7) RSTIN input, RST output

The RSTIN input becomes effective after the CMDVCCB signal input turns to L from H, activation sequence is initiated and approximately 48∞s after I/O TRANS turns ON. The RST output is released in approximately 472∞sec (max. 481∞sec) after the CMDVCCB signal turns from H to L to output a signal based on the RSTIN input.

#### 8) Fault detection

When the following fault state is detected, the circuit enters the wait mode after it generates an internal alarm signal and is deactivated.

If a card is not present, it remains in the wait mode.

- When the VCC pin becomes less than 1.6V, or is loaded high current (TYP: 140mA)
- When VDDP voltage is less than the threshold voltage (detected by supply voltage detector)
- When a high temperature is detected by the thermal shutdown circuit
- · When the card is removed during operation or the card is not present from the beginning (PRES=L)

# 9) OFFB output

The OFFB output pin indicates the IC is ready to operate. It is pulled up to VDD with a  $20k\Omega$  resistor. When the IC is in the ready state, OFFB is High.

After activation, the OFFB outputs OFF state (Lo) when a fault state is detected.

When a card is present and CMDVCCB becomes High, the internal alarm is released and the OFFB output becomes High.



Fig. 6 OFFB, CMDVCCB, PRES, VCC operation

# ●An example of software control



Fig. 7 An example of software control

# Application examples

# BD8918F/FV application examples





# BD8919F/FV application examples



# Precautions for use

- 1) The capacitor for the VCC pin should be placed as close as possible to the IC between VCC and CGND so that the ESR becomes less than  $100\Omega$
- 2) Connect a capacitor of over  $0.1\mu F$  for VDD and over  $10\mu F$  for VDDP as close as possible to the IC so that the ESR becomes less than  $100m\Omega$  to reduce the power line noise. We recommend the use of capacitors with the largest possible capacitance.

#### Ordering part number



# SOP16





# SSOP-B16





#### Notes

No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.



Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us.

# ROHM Customer Support System

http://www.rohm.com/contact/